| <ul> <li>1. The instruction, Add #45,R1 does</li> <li>a) Adds the value of 45 to the address of R1 and stores 45 in that address</li> <li>b) Adds 45 to the value of R1 and stores it in R1</li> <li>c) Finds the memory location 45 and adds that content to that of R1</li> <li>d) None of the mentioned</li> </ul>                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>2. In the case of, Zero-address instruction method the operands are stored in</li> <li>a) Registers</li> <li>b) Accumulators</li> <li>c) Push down stack</li> <li>d) Cache</li> </ul>                                                                                                                                                                                                      |
| <ul> <li>3. Add #45, when this instruction is executed the following happen/s</li> <li>a) The processor raises an error and requests for one more operand</li> <li>b) The value stored in memory location 45 is retrieved and one more operand is requested</li> <li>c) The value 45 gets added to the value on the stack and is pushed onto the stack</li> <li>d) None of the mentioned</li> </ul> |
| <ul> <li>4. The addressing mode which makes use of in-direction pointers is</li> <li>a) Indirect addressing mode</li> <li>b) Index addressing mode</li> <li>c) Relative addressing mode</li> <li>d) Offset addressing mode</li> </ul>                                                                                                                                                               |
| 5. In the following indexed addressing mode instruction, MOV 5(R1), LOC the effective address is a) $EA = 5+R1$ b) $EA = R1$ c) $EA = [R1]$ d) $EA = 5+[R1]$                                                                                                                                                                                                                                        |
| <ul> <li>6. The addressing mode/s, which uses the PC instead of a general purpose register is</li> <li>a) Indexed with offset</li> <li>b) Relative</li> <li>c) Direct</li> <li>d) Both Indexed with offset and direct</li> </ul>                                                                                                                                                                    |
| 7. When we use auto increment or auto decrements, which of the following is/are true?  1) In both, the address is used to retrieve the operand and then the address gets altered  2) In auto increment, the operand is retrieved first and then the address altered  3) Both of them can be used on general purpose registers as well as memory locations  a) 1, 2, 3  b) 2  c) 1, 3  d) 2, 3       |
| <ul><li>8. The addressing mode, where you directly specify the operand value is</li><li>a) Immediate</li><li>b) Direct</li><li>c) Definite</li></ul>                                                                                                                                                                                                                                                |

- d) Relative 9. The effective address of the following instruction is MUL 5(R1,R2). a) 5+R1+R2 b) 5+(R1\*R2)c) 5+[R1]+[R2]d) 5\*([R1]+[R2]) 10. \_\_\_\_\_ addressing mode is most suitable to change the normal sequence of execution of instructions. a) Relative b) Indirect c) Index with Offset d) Immediate 11. Operation code field is present in: a) programming language instruction b) assembly language instruction c) machine language instruction d) none of the mentioned 12. A machine language instruction format consists of a) Operand field b) Operation code field c) Operation code field & operand field d) none of the mentioned 13. The length of the one-byte instruction is a) 2 bytes b) 1 byte c) 3 bytes d) 4 bytes 14. The instruction format 'register to register' has a length of a) 2 bytes b) 1 byte c) 3 bytes d) 4 bytes 15. The R/M field in a machine instruction format specifies a) another register b) another memory location c) other operands d) all of the mentioned
- 16. The instructions which after execution transfer control to the next instruction in the sequence are called
- a) Sequential control flow instructions

- b) control transfer instructions
- c) Sequential control flow & control transfer instructions
- d) none of the mentioned
- 17. The instructions that transfer the control to some predefined address or the address specified in the instruction are called as
- a) sequential control flow instructions
- b) control transfer instructions
- c) sequential control flow & control transfer instructions
- d) none of the mentioned
- 18. The instruction "JUMP" belongs to
- a) sequential control flow instructions
- b) control transfer instructions
- c) branch instructions
- d) control transfer & branch instructions
- 19. INR B is -----byte instruction.
- a) 1
- b) 2
- c) 3
- d) none
- 20. MVI is -----byte instruction.
- a) 1
- b) 2
- c) 3
- d) none
- 21. LDA is -----byte instruction.
- a) 1
- b) 2
- c) 3
- d) none